European Journal of Advances in Engineering and Technology, 2016, 3(4): 18-22



**Research Article** 

ISSN: 2394 - 658X

# Effect of Substrate Material on the Electrical Properties of HfO<sub>2</sub> MOS Device

M Kumar<sup>1</sup>, SV Jagadeesh Chandra<sup>2</sup>, S Aruna sree<sup>3</sup>, B Siva Nageswara Rao<sup>4</sup>

 <sup>1&4</sup>Department of Electronics and Communication Engineering, Eswar College of Engineering, Andhra Pradesh, India
<sup>3</sup>Department of Electronics and Communication Engineering, LBR College of Engineering, Andhra Pradesh, India
<sup>3</sup>Department of Electronics and Communication Engineering, Narsaraopeta Institute of Technology Andhra

Pradesh, India

# ABSTRACT

Hafnium oxide  $(HfO_2)$  films were grown by atomic layer deposition on chemically cleaned p-type Ge and Si substrates with different thicknesses. For the electrical measurements, we fabricated the metal-oxide-semiconductor (MOS) devices with Platinum (Pt) electrode. The capacitance-voltage and current-voltage characteristics were measured on the sandwich structure of Pt/HfO<sub>2</sub>/substrate. From the C-V measurement and we confirmed that the accumulation capacitance is reduced more significantly in the Si device than Ge device, might be thickness of interfacial layer (IL) at the HfO<sub>2</sub>/semiconductor. The Ge device exhibited thin interfacial layers than Si device and it is thermally unstable. The measured dielectric constant value is relative high for Ge-devices when compare with Sidevices. Besides, Ge device exhibited similar leakage current as Si devices. Therefore, Ge might be a reliable substrate material for high frequency MOS devices.

Key words: Hafnium oxide films, metal-oxide-semiconductor Bras, capacitance-voltage and current-voltage characteristics

## INTRODUCTION

The most electronic systems are built on the integrated circuits (IC), which is an ensemble of both active (e.g., transistor) and passive (e.g., resistors, capacitors, and inductor) devices formed on and within a single-crystal semiconductor substrate and interconnected by a metallization pattern [1]. The minimum device dimensions, also called the minimum feature length. According to the International Technology Roadmap for Semiconductor, the minimum feature length will shrink from 130nm ( $0.13\mu$ m) in the year of 2002 to 35 nm ( $0.03\mu$ m) around 2014 [2]. The smaller device size enables higher device density in an integrated circuit, resulting improvement device performance and drastic reduction in processing cost [3]. As the gate length shrinks below 130nm, the oxide equivalent thickness of the gate dielectric must be reduced around 2nm to maintain permanence. However, if only SiO<sub>2</sub> (with dielectric constant of 3.9) is used, the leakage through the gate becomes very high and worsens the device performance because of direct tunnelling [4]. The scaling of equivalent oxide thickness (EOT) represents the most important issue in the development of complementary-metal-oxide-semiconductor devices. Compared to SiO<sub>2</sub>, transition metal-oxides with high dielectric constant (high-k) have the enormous advantage of EOT scaling with a lower leakage currents [5-6]. For this reason various mono high-k materials, such as hafnium oxide (HfO<sub>2</sub>), (~25), tantalum oxide (ZrO<sub>2</sub>), (24), titanium oxide (TiO<sub>2</sub>), (60-100) and silicon nitride (Si<sub>3</sub>N<sub>4</sub>), (~7) [7-10].

Among the various high-k materials, hafnium oxide (HfO<sub>2</sub>) is a promising candidate for the next generation of gate dielectric due to its high dielectric constant (~25), wide band gap, good thermal stability, and relatively high free energy of reaction with Si substrate [11-12]. Recently, Ge based electronic devices regained considerable attention. Ge can provide solutions for major problems that Si technology facing for advanced CMOS devices; this is mainly due to higher mobility-of both electrons and holes in Ge substrate [13]. The benefits of employing high-k gate dielectrics on Ge include a thin interfacial layer (IL) between the high-k material and the Ge, and the possibility of hiding the imperfect properties of native oxide in capacitance scaling [14-15]. This implies that there are many

chances for us to challenge the integration of a Ge channel and high-k gate dielectric with a negligible effect on lowpermittivity IL. Previously, Chui et al [16] demonstrated the device performance of functional Ge metal-oxidesemiconductor field-effect transistors (MOSFET) with high-k gate dielectrics. They also showed the possibility of enhancing the high frequency performance of digital logic devices by taking advantage of the higher carrier mobilises in Ge. Chen et al [17] obtained reasonably low EOT values for HfO<sub>2</sub>/Ge stacks with good electrical properties. Kita et al [18] obtained a direct interface without an interfacial layer at the interface in between the highk gate dielectric and Ge substrate. This is quite different from the interface of a Si/high-k gate stack. The band gap is an important parameter of a semiconductor material, because it affects the supply voltage and the scalability of a device. The germanium band gap (Eg Æ 0.66 eV) is significantly smaller than the silicon band gap (Eg Æ 1.12 eV), but still large enough to avoid instabilities through thermionic emissions and band-to-band tunneling [19]. Moreover, the lower band gap makes it possible to operate devices at lower voltages [20]. This reduces the power consumption, making it interesting especially for the growing market of mobile devices. Another advantage is that germanium requires lower temperatures for dopant activation which might allow for an easier integration with a high-k dielectric material like HfO<sub>2</sub> [20]. In this study, electrical and structural properties of Ge and Si metal-oxidesemiconductor (MOS) devices with Pt electrode on HfO<sub>2</sub> were investigated. Pt has a relatively high vacuum work function ( $\phi_{m,vac}$ ) of 5.56eV [21].

## EXPERMENTAL DETAIL

The p-type Ge (100) and p-type Si (100) wafers with doping concentration of  $5 \times 10^{15}$  cm<sup>-3</sup> were used in this study. After removing the native oxide,HfO<sub>2</sub> film thickness of 6.0, 8.0, and 10.0nm were grown on the wafers using the atomic layer deposition process with HfCl<sub>4</sub> and H<sub>2</sub>O sources at a wafer temperature of 300°C. The physical thicknesses of the HfO<sub>2</sub> films were determined using Ellipsometry measurements. For a gate electrode, 50nm thick Pt films were sputter-deposited at room temperature. After gate patterning with dimensions of 300 µm ×300 µm using lift-off lithography. Capacitance-Voltage (C-V) and conductance-voltage (G-V) characteristics were measured at 1MHz by HP4284A Precision LCR meter. The I-V characterizations were performed using HP 4156 parameter analyzer. All values of EOT and flatland voltages (V<sub>FB</sub>) were determined by fitting the measured C-V curves with quantum mechanical simulation curves.

## **RESULT AND DISCUSSION**

Fig. 1 shows the C-V characteristics of the Ge and Si MOS device with different frequencies with 10.0 nm thick  $HfO_2$  as-deposited gate dielectric films. The C-V measurements at 1 and 10 KHZ demonstrate negligible frequency dispersion, implying an insignificant effect of series resistance on C-V characteristics. It is clear from the [fig 1. (a)] the frequency dispersion in the accumulation region is due to the substrate series resistance Rs, which is mainly effect to the high frequency C-V curves, kinks seen in the inversion regions at high frequency implying the existence of fast surface states near the valance band  $E_v$ . the difference between the 10 and 100 KHZ C-V curves in the same region indicates the presence of slow interface states as well [22]. In besides it is clear from fig 1.(b) shows there is negligible frequency dispersion at Appling different frequencies. From the C-V measurement and we confirmed that the accumulation capacitance is reduced more significantly in the Si device than Ge device, this could be attributed to the relatively large increase in the thickness of the interfacial oxide between HfO<sub>2</sub> and the Si substrate.



Fig. 1 Capacitance - voltage characteristics of (a) Ge- (b) Si- MOS devices at different frequencies

Fig. 2 Shows the C-V characteristics of the Ge and Si MOS devices applied at 1MHZ frequencies with 6.0, 8.0 and 10.0 nm thick  $HfO_2$  as-deposited gate dielectric films. In the [fig 2(a)] C-V curves are not clear at accumulation, depletion and inversion regions, it could resulting to  $HfO_2$  interfacial quality, such as  $D_{it}$  related Ge dangling bond at the substrate/gate dielectric interface. in besides it is clear [from fig 2(b)] C-V curves are clear at accumulation, depletion and inversions regions, from the C-V measurements we confirmed that the accumulation capacitance is reduced more significantly in the Si device than Ge device. This could be attributed to the relatively large increase in the thickness of interfacial oxide between  $HfO_2$  and Si substrate.

Fig.3 shows EOT values vs physical thickness of (Tox)  $HfO_2$  layer of Ge and Si MOS devices. We extracted the dielectric constant (k) values for both Ge [fig 3(a)] and Si [fig 3(b)] devices from the slope of the EOT vsTox plots. The obtained dielectric constant of Ge and Si devices of are 19.5 and 8.2 respectively. There is attractive difference in the k values of Ge device showed very high k value relatively when comparing with Si devices. The possible explanation for this significant difference k value might be due to the very thin interfacial layer (native oxide layer) in between  $HfO_2$  and substrate stacks, it is also conformed from the below Fig.3. That the interfacial layer thickness (EOT<sub>i</sub>) in Ge device is 0.67nm, whereas the same in Si devices; it is also confirmed by many reports [23]. That the interfacial layer thickness is almost negligible at high-k/Ge stacks, it is an significant property of the Ge MOS device to avoid unnecessary influence of low-k interfacial layer on the electrical properties of MOS devices.

Fig. 4 shows the Current-Voltage (I-V) characteristics of the Ge and Si MOS device at 1MHZ frequencies and 6.0, 8.0 and 10.0 nm thick  $HfO_2$  as-deposited gate dielectric films. It is clear from [fig 4(a)] the dispersion suggests that more bulk oxide traps are present in the films, with the reduction in frequency kinks start appearing in the inversion regions indicate the presence of slow interface states near the valance band [22]. The leakage current in Ge devices [fig. 4(a)] are relatively large when compare with Si devices [fig. 4(b)]. The reason for this observation could the Ge-devices showing large leakage current densities it may be due to the poly crystalline in the HfO<sub>2</sub> films.



Fig.2 Capacitance – voltage characteristics of (a) Ge- (b) Si- MOS devices



Fig.3 EOT vs oxide physical thickness ( $T_{Ox}$ ) of (a) Ge- (b) Si- MOS devices at 1 MHz



Fig.4 Current - voltage characteristics of (a) Ge- (b) Si- MOS devices

#### CONCLUSION

We fabricate the Ge and Si MOS devices using the stacks of  $Pt/HfO_2$  gate stacks and determined their electrical and structural properties. The Si device showed more of a decreased accumulation capacitance due to the significant increase in low-k interfacial oxide thickness compared to Ge device. At the high frequencies the Ge MOS device showed the high dielectric constant than Si MOS device. It could be due to the low interface quality and high interface traps in the Si MOS device. Finally, Ge has been provided solutions for major road blocks that Si technology is facing for advanced CMOS devices due to its higher mobility of both hole and electron.

### REFERENCES

[1] IC Process Integration, see CY Liu and WY Lee, *Process Integration*, in CY Chang and SM Sze, Eds, ULSI Technology, McGraw-Hill, New York, **1996**.

[2] P Gorgini, International Technology Roadmap for Semiconductor, Gallium Arsenide Integrated Circuit Symposium, 2000.

[3] H Yang, Y Son, S Beak, H Hwang, H Lim and HS Jung, Properties of HfO2/Hf Silicate/Si structures with Hf–Silicate formed by Hf Metal Depositition and Subsequent Reaction, *Japanese Journal of Applied Physics*, **2005**, 8, 92-107.

[4] GD Wilk, RM Walace and JM Anthony, High-k Gate Dielectrics: Current Status and Materials Properties Considerations, *Journal of Applied Physics*, **2001**, 89, 5243.

[5] Y Takaishi, M Sakao, S Kamiyama, H Suzuki and H Watanabe, Etch Process Development of Tantalum Pentoxide (Ta<sub>2</sub>O<sub>5</sub>) using Photoresist (S1813), Tech Dig - In Electron Devices Meet, *Nanoscience and Nanotechnology*, **1994**, 839.

[6] F Rubio, J Denis, JM Albella and JM Martinez-Duart, Effects of Oxygen Content of the Optical Characteristics of Tantalum Oxide Films Deposited by Ion-Beam Sputtering, *Thin Solid Films*, **1982**, 90, 405.

[7] Y Kuo, J Lu, and JY Tewg, Tantalum Nitride Interface Layer Influence on Dielectric Properties of Hafnium Doped Tantalum Oxide High Dielectric Constant Thin Films, *Japanese Journal of Applied Physics*, **2003**, 42, L769.

[8] R Polzius, T Schneider, FF Biert, and U Bilitewski, Guided based Biosensor based on Grating Coupled Porous Silicon Waveguide, Biosens Bioelectron, **1996**, 11, 503.

[9] JL Autran, RAB Devine, C Chaneliere and B Balland, Fabrication and Characterization of Si-MOSFET's with PECVD Amorphous Ta<sub>2</sub>O<sub>5</sub> Gate Insulator, *IEEE Electron Device Letters*, **1997**, 18, 447.

[10] K Kukli, J Ihanus, M Ritala and M Leskela, Tailoring the Dielectric Properties of HfO<sub>2</sub>–Ta<sub>2</sub>O<sub>5</sub> Nanolaminates, *Applied Physics Letter*, **1996**, 68, 3737.

[11] K Kakushima, K Okamoto, M Adachi, K Tachi, P Ahmet, K Tsutusi, N Sugii, T Hattori and H Iawi, Schottky Barrier SOI-MOSFETs with High-k La<sub>2</sub>O<sub>3</sub>/ZrO<sub>2</sub> Gate Dielectrics, *Solid-State-Electron*, **2008**, 52, 1280.

[12] Y Lui, W Lan, Z He and Y Wang, Electrical Properties of La-doped Al<sub>2</sub>O<sub>3</sub> Films on Si (100) Substrates as a High-Dielectric-Constant Gate Material, *Chinease Physics Letters*, **2006**, 23, 2236-2238,.

[13] VV Afanas'ev, YG Fedorenko and A Stesmans, Interface Traps and Dangling-Bond Defects in (100) Ge/HfO<sub>2</sub>, *Applied Physics Letter*, **2005**, 87, 032107-1-032107-3.

[14] SV Elshocht, B Brijs, M Caymax, T Conard, T Chiarella, SD Gendt, BD Jaeger, S Kubicek, M Meuris, B Onsia, O Richard, I Teerlinck, JV Steenbergen, C Zhao and M Heyns, Modulations in Effective Work Function of Platinum Gate Electrode in Metal-Oxide-Semiconductor Devices, *Applied Physics Letter*, **2004**, 85, 3824.

[15] Y Kamata, Y Kamimuta, T Ino and A Nishyama, Effect of Prvalence State on Interfacial Structure and Electrical Properties of Pr Oxide /PrON/Ge Gate Stack Structure, *Japanese Journal of Applied Physics*, **2005**, 44, 2323.

[16] CO Chui, H Kim, D Chi, BB Tripleet, PC McIntyre and KC Saraswat, An Ultralow EOT Ge MOS Device With Tetragonal HfO<sub>2</sub> and High Quality HfxGeyO Interfacial Layer, Tech, Dig,- *Integrated Electronic Device Meeting*, **2002**, 437.

[17] Y Kamata, Y Kamimuta, T Ino and A Nishiyama, Effect of Annealing Ambient on Structural and Electrical Properties of Ge Metal-Oxide-Semiconductor Capacitors with Pt Gate Electrode and HfO<sub>2</sub> Gate Dielectric, Materials Transactions, **2005**, 44, 2323–2329.

[18] K Kita, K Kyuno and A Toriumi, Grain Size Increase and Field -Effect Mobility Enhancement of Pentacin Thin Films prepared in a Low-Pressured H<sub>2</sub> Ambient, *The Japan Society of Applied Physics*, **2004**, 85, 52.

[19] Ravi Pillarisetty, Academic and Industry Research Progress in Germanium Nanodevices, *Nature*, **2011**, 479, 324.

[20] Michel Houssa, Alessandra Satta, Eddy Simoen, Brice De Jaeger, Marc Meuris, Matty Caymax and Marc Heyns, *Electrical Performance of Ge Devices, Germanium-Based Technologies*, Elsevier, Oxford, **2007**, 233–265.

[21]D Gu, SK Dey and P Majhi, Process Dependence of Ru(2nm)/Hfsio<sub>x</sub>/n- type Si Gate-Stack Structures using Photoemission Spectroscopy, *Applied Physics Thesis*, **2006**, 89, 082907.

[22] CO Chui, S Ramanathan, BB Tripllet, PC McIntyre and KC Saraswat, Germanium MOS Capacitors Incorporating Ultrathin High-k Gate Dielectric, *IEEE Electronic Device Letter*, **2002**, 23, 437.

[23] SV Jagadeesh Chandra, J Mi-Ra, KH Shim, HB Hong, SH Lee, KS Ahn and CJ Choi, Effective Metal Work Function of Pt Gate Electrode in Ge Metal Oxide Semiconductor Device, *Japanese Electrochemical Society*, **2010**, 157, H546-H550.