# Finite Field Arithmetic Architecture Based on Cellular Array

Kee-Won Kim<sup>\*</sup> and Jun-Cheol Jeon<sup>\*\*</sup> <sup>\*</sup>Institute of Media Content, Dankook University 152, Jukjeon-ro, Suji-gu, Yongin, Gyeonggi-do, 448-701, Korea <sup>\*\*</sup>Dept. of Computer Engineering, Kumoh National Institute of Technology 61, Daehak-ro, Gumi, Gyeongbuk, 730-701, Korea nirkim@gmail.com<sup>\*</sup>, jcjeon@kumoh.ac.kr(corresponding author)<sup>\*\*</sup>

## ABSTRACT

Recently, various finite field arithmetic structures are introduced for VLSI circuit implementation on cryptosystems and error correcting codes. In this study, we present efficient finite field arithmetic an architecture based on cellular semi-systolic array for Montgomery multiplication by choosing a proper Montgomery factor which is highly suitable for the design on parallel structures. Therefore, our architecture has reduced a time complexity by 50% compared to typical architecture.

## **KEYWORDS**

cellular array, finite field, semi-systolic structure, Montgomery multiplication, arithmetic architecture

## **1 INTRODUCTION**

Finite field arithmetic operations, especially for the binary field  $GF(2^m)$ . have been widely used in the areas of communication data and network security applications such as errorcorrecting codes [1,2] and cryptosystems such ECC(Elliptic Curve as Cryptosystem) [3,4]. The finite field multiplication is the most frequently studied. This is because the timeconsuming operations such as exponentiation, division, and multiplicative inversion can be decomposed into repeated multiplications. Thus, fast the

multiplication architecture with low complexity is needed to design dedicated high-speed circuits.

Certainly, one of most interesting and useful advances in this realm has been Montgomery multiplication the algorithm, introduced by Montgomery [5] for fast modular integer multiplication. The multiplication was successfully adapted to finite field  $GF(2^m)$  by Koc and Acar [6]. They have Montgomery proposed three multiplication algorithms for bit-serial, digit-serial, and bit-parallel multiplication. They have chosen the Montgomery factor,  $R=x^m$  for efficient implementation of the multiplication in hardware and software.

Wu [7] has chosen a new Montgomery factor and shown that choosing the middle term of the irreducible trinomial  $G(\omega) = \omega^m + \omega^k + 1$  as the Montgomery factor, i.e.,  $R=x^k$ , results in more efficient bit-parallel architectures. In [8], MM is implemented using systolic arrays for all-one polynomials and trinomials. Chiu et al. [9] proposed semi-systolic array structure for MM which uses  $R=x^m$ . Hariri and Reyhani-Masoleh [10] proposed a number of bit-serial and bitparallel Montgomery multipliers and showed that MM can accelerate the ECC scalar multiplication. Recently, in [11], they have considered concurrent error detection for MM over binary field.

Three different multipliers, namely the bit-serial, digit-serial, and bit-parallel multipliers, have been considered and the concurrent error detection scheme has been derived and implemented for each of them.

Chiou [12] used the recomputing with shifted operands (RESO) to provide a concurrent error detection method for polynomial basis multipliers using an irreducible all-one polynomial, which is a special case of a general polynomial. Lee et al. [13] described a concurrent error detection (CED) method for a polynomial multiplier with an irreducible general polynomial. Chiou et al. [9] also developed a Montgomery multiplier concurrent with error detection capability. Bayat-Sarmadi and Hasan [14] proposed semi-systolic multipliers for various bases, such as the polynomial, dual, type I and type II optimal normal bases. They have also presented semi-systolic multipliers with CED using RESO.

Recently, Huang et al. [15] proposed the semi-systolic polynomial basis multiplier over  $GF(2^m)$  to reduce both space and time complexities. Also they proposed the semi-systolic polynomial basis multipliers with concurrent error detection and correction capability. Various approaches adopt semi-systolic architectures to reduce the total number of latches and computation latency because of permitting the broadcast signals. However, almost existing polynomial multipliers suffer from several shortcomings, including large time and/or hardware overhead, and low performance.

In this paper, we consider the shortcomings that the typical

architectures have, and propose a semisystolic Montgomery multiplier with a new Montgomery factor. We show that an efficient multiplication architecture can be obtained by choosing a proper Montgomery factor, and reduces time complexity.

The remainder of this paper is organized as follows. Section 2 introduces Montgomery multiplication over finite fields. In Section 3, we propose a Montgomery multiplication architecture based on our algorithm which is highly optimized for hardware implementation. In Section 4, we analyze and compare our architecture with recent study. Finally, Section 5 gives our conclusion.

## 2 MONTGOMERY MULTIPLICATION ON FINITE FIELDS

 $GF(2^m)$  is a kind of finite field [16] that contains  $2^m$  different elements. This finite field is an extension of GF(2) and any  $A \in GF(2^m)$  can be represented as a polynomial of degree m-1 over GF(2), such as

 $A = a_{m-1}x^{m-1} + \dots + a_1x + a_0,$ where  $a_i \in \{0,1\}, 0 \le i \le m-1.$ 

Let x be a root of the polynomial, then the irreducible polynomial G is represented as a following equation.

$$G = g_m x^m + \dots + g_1 x + g_0, \qquad (1)$$
  
where  $g_i \in GF(2), \ 0 \le i \le m-1.$ 

Let  $\alpha$  and  $\beta$  be two elements of GF(2<sup>*m*</sup>), then we define  $\gamma = \alpha \cdot \beta \mod G$ . Also, let *A* and *B* be two Montgomery residues, then they are defined as  $A = \alpha \cdot R \mod G$ and  $B = \beta \cdot R \mod G$ , where GCD(*R*,*G*) =

1. Then, the Montgomery multiplication algorithm over  $GF(2^m)$  can be formulated as

$$P = A \cdot B \cdot R^{-1} \mod G,$$

where  $R^{-1}$  is the inverse of R modulo G, and  $R \cdot R^{-1} + G \cdot G' = 1$  [17]. Thus, by the definition of the Montgomery residue, the equation can be expressed as follows.

$$P = (\alpha \cdot R) \cdot (\beta \cdot R) \cdot R^{-1} \mod G$$
$$= \gamma \cdot R \mod G$$

It means that *P* is the Montgomery residue of  $\gamma$ . This makes it possible to convert the operands to Montgomery residues once at the beginning, and then, do several consecutive multiplications/ squarings, and convert the final result to the original representation. The final conversion is a multiplication by  $R^{-1}$ , i.e.,  $\gamma = P \cdot R^{-1} \mod G$ . The polynomial *R* plays an important role in the complexity of the algorithm as we need to do modulo *R* multiplication and a final division by *R*.

#### **3 PROPOSED ARCHITECTURE**

This section describes the proposed Montgomery multiplication algorithm and architecture.

#### **3.1 Proposed Algorithm**

Based on the property of parallel architecture, we choose the Montgomery factor,  $R = x^{\lfloor m/2 \rfloor}$ . Then, the Montgomery multiplication over  $GF(2^m)$  can be formulated as

$$P = A \cdot B \cdot x^{-\lfloor m/2 \rfloor} \mod G \tag{2}$$

We know that x is a root of G and  $g_m$ and  $g_0$  have always '1' over all irreducible polynomials. Thus, the equations can be rewritten as follows.

$$x^{m} \mod G$$

$$= g_{m-1}x^{m-1} + \dots + g_{1}x + 1$$

$$x^{-1} \mod G$$

$$= x^{m-1} + g_{m-1}x^{m-2} + \dots + g_{1}$$
(3)
(4)

Meanwhile, (2) is represented by substituting *A* and *B* as follows.

$$P \mod G$$
  
=  $[b_{\lfloor m/2 \rfloor - 1}Ax^{-1} + b_{\lfloor m/2 \rfloor - 2}Ax^{-2} + \cdots$   
+  $b_1Ax^{-\lfloor m/2 \rfloor + 1} + b_0Ax^{-\lfloor m/2 \rfloor}$  (5)  
+  $b_{\lfloor m/2 \rfloor}A + b_{\lfloor m/2 \rfloor + 1}Ax + \cdots$   
+  $b_{m-2}Ax^{\lceil m/2 \rceil - 2} + b_{m-1}Ax^{\lceil m/2 \rceil - 1}]$ 

Now, it expresses that *P* can be divided into two parts. One is based on the negative powers of *x* and the other is based on the positive powers of *x*. (5) can be denoted by P = C+D, where

$$C = [b_{\lfloor m/2 \rfloor - 1}Ax^{-1} + b_{\lfloor m/2 \rfloor - 2}Ax^{-2} + \dots + b_1Ax^{-\lfloor m/2 \rfloor + 1} + b_0Ax^{-\lfloor m/2 \rfloor}] \mod G,$$
  
$$D = [b_{\lfloor m/2 \rfloor}A + b_{\lfloor m/2 \rfloor + 1}Ax + \dots + b_{m-2}Ax^{\lceil m/2 \rceil - 2} + b_{m-1}Ax^{\lceil m/2 \rceil - 1}] \mod G.$$

Meanwhile, let  $\overline{A}^{(i)}$  and  $A^{(i)}$  be  $Ax^{-i} \mod G$  and  $Ax^{i} \mod G$ , respectively. Then, based on (3) and (4), the equations can be expressed as

,

$$\overline{A}^{(i)} = x^{-1}\overline{A}^{(i-1)} \mod G$$
  
=  $x^{-1}(\overline{a}_0^{(i-1)} + \overline{a}_1^{(i-1)}x + \dots + \overline{a}_{m-2}^{(i-1)}x^{m-2} + \overline{a}_{m-1}^{(i-1)}x^{m-1}) \mod G$   
=  $(\overline{a}_1^{(i-1)} + \overline{a}_0^{(i-1)}g_1) + \dots + (\overline{a}_{m-1}^{(i-1)} + \overline{a}_0^{(i-1)}g_{m-1})x^{m-2} + \overline{a}_0^{(i-1)}x^{m-1}$ 

$$A^{(i)} = xA^{(i-1)} \mod G$$
  
=  $x(a_0^{(i-1)} + a_1^{(i-1)}x + \dots + a_{m-2}^{(i-1)}x^{m-2} + a_{m-1}^{(i-1)}x^{m-1}) \mod G$   
=  $a_{m-1}^{(i-1)} + (a_0^{(i-1)} + a_{m-1}^{(i-1)}g_1)x + \dots + (a_{m-2}^{(i-1)} + a_{m-1}^{(i-1)}g_{m-1})x^{m-1},$ 

where

$$\overline{a}_{j}^{(i)} = \begin{cases} \overline{a}_{j+1}^{(i-1)} + \overline{a}_{0}^{(i-1)} g_{j+1}, & 0 \le j \le m-2 \\ \overline{a}_{0}^{(i-1)}, & j = m-1, \end{cases}$$

$$a_{j}^{(i)} = \begin{cases} a_{j-1}^{(i-1)} + a_{m-1}^{(i-1)} g_{j}, & 1 \le j \le m-1 \\ a_{m-1}^{(i-1)}, & j = 0 \end{cases}$$
(7)

Also, using the formulae of  $\overline{A}^{(i)}$  and  $A^{(i)}$ , the terms C and D are represented as follows.

$$C \mod G$$
  
=  $[b_0 A x^{-\lfloor m/2 \rfloor} + b_1 A x^{-\lfloor m/2 \rfloor + 1} + \dots + b_{\lfloor m/2 \rfloor - 2} A x^{-2} + b_{\lfloor m/2 \rfloor - 1} A x^{-1}]$  (8)  
=  $z \overline{A}^{(0)} + b_{\lfloor m/2 \rfloor - 1} \overline{A}^{(1)} + b_{\lfloor m/2 \rfloor - 2} \overline{A}^{(2)}$   
+  $\dots + b_1 \overline{A}^{(\lfloor m/2 \rfloor - 1)} + b_0 \overline{A}^{(\lfloor m/2 \rfloor)}$   
D mod G  
=  $[b_{\lfloor m/2 \rfloor} A + b_{\lfloor m/2 \rfloor + 1} A x + \dots + b_{m-2} A x^{\lceil m/2 \rceil - 2} + b_{m-1} A x^{\lceil m/2 \rceil - 1}]$  (9)  
=  $b_{\lfloor m/2 \rfloor} A^{(0)} + b_{\lfloor m/2 \rfloor + 1} A^{(1)} + \dots + b_{m-2} A^{(\lceil m/2 \rceil - 2)} + b_{m-1} A^{(\lceil m/2 \rceil - 1)},$ 

where z = 0.

The coefficients of C and D are produced by summing the corresponding coefficients of each term in (8) and (9), respectively. It means that  $c_i$  and  $d_i$ , for 0  $\leq j \leq m-1$  are represented as

$$c_{j} = z\overline{a}_{j}^{(0)} + b_{\lfloor m/2 \rfloor - 1}\overline{a}_{j}^{(1)} + b_{\lfloor m/2 \rfloor - 2}\overline{a}_{j}^{(2)}$$
$$+ \dots + b_{1}\overline{a}_{j}^{(\lfloor m/2 \rfloor - 1)} + b_{0}\overline{a}_{j}^{(\lfloor m/2 \rfloor)}$$

$$+\dots++b_{1}\overline{a}_{j}^{(\lfloor m/2 \rfloor-1)}+b_{0}\overline{a}_{j}^{(\lfloor m/2 \rfloor)}$$
Algorithm 1. COM\_C(A,B',G)
Input:
$$A = (a_{m-1}, a_{m-2}, \dots, a_{1}, a_{0}),$$

$$B' = (b_{\lfloor m/2 \rfloor-1}, b_{\lfloor m/2 \rfloor-2}, \dots, b_{1}, b_{0}),$$

$$G = (g_{m-1}, g_{m-2}, \dots, g_{1}, g_{0})$$
Output:
$$C = [b_{0}Ax^{-\lfloor m/2 \rfloor}+b_{1}Ax^{-\lfloor m/2 \rfloor+1}+\dots +b_{\lfloor m/2 \rfloor-2}Ax^{-2}+b_{\lfloor m/2 \rfloor-1}Ax^{-1}] \mod G$$

$$\begin{split} \overline{a}_{j}^{(0)} &\leftarrow a_{j}; c_{j}^{(0)} \leftarrow 0; z = 0; \\ \text{for } i = 1 \text{ to } \lfloor m/2 \rfloor + 1 \text{ do} \\ \text{for } j = 0 \text{ to } m - 1 \text{ in parallel do} \\ \text{if } (j = 0) \text{ then } /* j = 0 * / \\ \overline{a}_{m-1}^{(i)} = \overline{a}_{0}^{(i-1)}; \\ c_{0}^{(i)} = c_{0}^{(i-1)} + b_{\lfloor m/2 \rfloor - i + 1} \overline{a}_{0}^{(i-1)} \\ (\text{or } c_{0}^{(1)} = c_{0}^{(i)} + z \overline{a}_{0}^{(0)} \text{ if } i = 0); \\ \text{else } /* j = 1, 2, \cdots, m - 2, m - 1 * / \\ \overline{a}_{m-j-1}^{(i)} = \overline{a}_{m-j}^{(i-1)} + \overline{a}_{0}^{(i-1)} g_{m-j}; \\ c_{m-j}^{(i)} = c_{m-j}^{(i-1)} + b_{\lfloor m/2 \rfloor - i + 1} \overline{a}_{m-j}^{(i-1)} \\ (\text{or } c_{m-j}^{(i)} = c_{m-j}^{(i-1)} + z \overline{a}_{m-j}^{(i-1)} \text{ if } i = 0); \\ \text{end if } \\ \text{end for } \\ \text{end for } \\ \text{return } C \end{split}$$

$$d_{j} = b_{\lfloor m/2 \rfloor} a_{j}^{(0)} + b_{\lfloor m/2 \rfloor+1} a_{j}^{(1)}$$
$$+ \dots + b_{m-2} a_{j}^{\lceil m/2 \rceil-2)} + b_{m-1} a_{j}^{\lceil m/2 \rceil-1)}$$

Now, we obtain the following recurrence equations from the above equations.

$$c_{j}^{(i)} = \begin{cases} c_{j}^{(i-1)} + z\overline{a}_{j}^{(i-1)}, \ i = 1 \\ c_{j}^{(i-1)} + b_{\lfloor m/2 \rfloor - i + 1}\overline{a}_{j}^{(i-1)}, \ 1 < i \le \lfloor m/2 \rfloor + 1, \end{cases}$$
  
where  $c_{j}^{(0)} = 0$  for  $0 \le j \le m - 1$  and  $z = 0$ , and  $d_{j}^{(i)} = d_{j}^{(i-1)} + b_{\lfloor m/2 \rfloor + i - 1}a_{j}^{(i-1)}, \ 1 \le i \le \lceil m/2 \rceil$   
where  $d_{j}^{(0)} = 0$  for  $0 \le i \le m - 1$ .

Algorithm 2. COM\_D(A,B",G)  
Input:  

$$A = (a_{m-1}, a_{m-2}, \dots, a_1, a_0),$$
  
 $B'' = (b_{\lfloor m/2 \rfloor}, b_{\lfloor m/2 \rfloor+1}, \dots, b_{m-2}, b_{m-1}),$   
 $G = (g_{m-1}, g_{m-2}, \dots, g_1, g_0)$   
Output:  
 $D = [b_{\lfloor m/2 \rfloor}A + b_{\lfloor m/2 \rfloor+1}Ax + \dots + b_{m-2}Ax^{\lceil m/2 \rceil-2} + b_{m-1}Ax^{\lceil m/2 \rceil-1}] \mod G$ 

$$\begin{aligned} a_{j}^{(0)} \leftarrow a_{j}; d_{j}^{(0)} \leftarrow 0; \\ \text{for } i = 1 \text{ to } \lceil m/2 \rceil \text{ do} \\ \text{for } j = 0 \text{ to } m-1 \text{ in parallel do} \\ \text{if } (j=0) \text{ then } /* j = 0 */ \\ a_{0}^{(i)} = a_{m-1}^{(i-1)}; \\ d_{m-1}^{(i)} = d_{m-1}^{(i-1)} + b_{\lfloor m/2 \rfloor + i-1} a_{m-1}^{(i-1)}; \\ \text{else } /* j = 1, 2, \cdots, m-2, m-1*/ \\ a_{j}^{(i)} = a_{j-1}^{(i-1)} + a_{m-1}^{(i-1)} g_{j}; \\ d_{j-1}^{(i)} = d_{j-1}^{(i-1)} + b_{\lfloor m/2 \rfloor + i-1} a_{j-1}^{(i-1)}; \\ \text{end if } \\ \text{end for } \\ \text{return } D \end{aligned}$$

As shown in Algorithm 1 and 2, the parallel computational algorithms for C and D are driven by the above equations. The proposed COM\_C(A,B,G) and COM\_D(A,B,G) algorithms can be executed simultaneously since there is no data dependency between computing C and D.

#### **3.2 Proposed Multiplier**

Based on the proposed algorithms, the hardware architecture of the proposed semi-systolic Montgomery multiplier is shown in Figure 1. The upper, lower, middle part of the array computes *C*, *D*, and *C*+*D*, respectively. Our architecture is composed of  $\lfloor m/2 \rfloor + 1$   $\hat{U}_0^{(i)}$  cells,  $(m-2) \times (\lfloor m/2 \rfloor + 1)$   $U_j^{(i)}$  cells,  $\lceil m/2 \rceil$   $\hat{V}_0^{(i)}$  cells,  $(m-2) \times \lceil m/2 \rceil$   $V_j^{(i)}$  cells, and one S cell.



**Figure 1.** The proposed semi-systolic Montgomery multiplier over  $GF(2^m)$ 

The detailed circuits of the cells in Figure 1 are depicted in Figure 2 thru Figure 4, and  $\oplus$ ,  $\otimes$ , and D denote XOR gate, AND gate, and one-bit latch(flip-flop), respectively.



Figure 2. Circuit configuration of  $\hat{U}_0^{(i)}$  and  $U_j^{(i)}$  cell

The latency of the proposed semisystolic multiplier requires  $\lfloor m/2 \rfloor + 1$ clock cycles. Each clock cycle takes the delay of one 2-input AND gate, one 2input XOR gate, and one 1-bit latch. The space complexity of this multiplier requires  $2m^2+m-1$  2-input AND gates,  $2m^2+2m-1$  2-input XOR gates, and  $3m^2+2m-1$  (for odd *m*) or  $3m^2+3m-1$ (for even *m*) 1-bit latches.

Note that  $U_j^{(i)}$  ( $\hat{U}_0^{(i)}$ ) and  $V_j^{(i)}$  ( $\hat{V}_0^{(i)}$ ) cells in Figure 2 and 3 are functionally

equivalent cells and the computations can be executed in parallel, and the computed results are added in S cell. In Figure 4,  $D^*$  denotes one bit latch when *m* is even, otherwise it is ignored.



**Figure 3.** Circuit configuration of  $\hat{V}_0^{(i)}$  and  $V_i^{(i)}$  cell

## 4 COMPLEXITY ANALYSIS

In CMOS VLSI technology, each gate is composed of several transistors [18]. We adopt that  $A_{AND2} = 6$ ,  $A_{XOR2} = 6$ , and  $A_{LATCH1} = 8$ , where  $A_{GATEn}$  denotes transistor count of an *n*-input gate, respectively. Also, for a further comparison of time complexity, we adopt the practical integrated circuits in [19] and the following assumptions, as discussed in detail in [15], are made:  $T_{AND2} = 7$ ,  $T_{XOR2} = 12$ , and  $T_{LATCH1} = 13$ , where  $T_{\text{GATE}n}$  denotes the propagation delay of an *i*-input gate, respectively.



**Figure 4.** Circuit configuration of **S** cell

| Table   | 1.     | Comparison          | of | semi-systolic |
|---------|--------|---------------------|----|---------------|
| polynor | nial ł | basis architectures |    |               |

| gate/delay                   | In<br>[15]               | Fig. 1<br>even <i>m</i> /odd <i>m</i>                                           |
|------------------------------|--------------------------|---------------------------------------------------------------------------------|
|                              |                          | $\hat{\mathbf{U}}:\lfloor m/2 \rfloor + 1$ $\mathbf{U}:$                        |
| Number of cells              | $m^2$                    | $(m-2) \times (\lfloor m/2 \rfloor + 1)$ $\hat{\mathbf{V}} : \lceil m/2 \rceil$ |
|                              | - 2                      | $V: (m-2) \times \lceil m/2 \rceil$<br>s:1                                      |
| 2-input AND<br>2 input XOP   | $2m^2$<br>$2m^2$         | $2m^2 + m - 1$<br>$2m^2 + 2m - 1$                                               |
| 3-input XOR                  | 0                        | 2m + 2m - 1<br>0                                                                |
| one-bit latch                | 3 <i>m</i> <sup>2</sup>  | $3m^2 + 3m - 1/$<br>$3m^2 + 2m - 1$                                             |
| Total<br>transistor<br>count | 48 <i>m</i> <sup>2</sup> | $\frac{48m^2 + 42m - 20}{48m^2 + 34m - 20}$                                     |
| Cell delay(ns)               | 32                       | 32                                                                              |
| Latency                      | m                        | 0.5m + 1/0.5m + 0.5                                                             |
| Total<br>delay(ns)           | 32 <i>m</i>              | 16 <i>m</i> +32/16 <i>m</i> +16                                                 |

A circuit comparison between the proposed multiplier and the related

multiplier is given in Table 1. Although the proposed multiplier has nearly the same space complexity compared to Huang et al.[15], the time complexity is approximately reduced by 50%.

## **5 CONCLUSION**

In this paper, we propose a cellular semisystolic architecture for Montgomery multiplication over finite fields. We choose a novel Montgomery factor which is highly suitable for the design of parallel structures. We also divided our architecture into three parts, and computed two parts of them in parallel so that we reduced the time complexity by nearly 50% compared to the recent study in spite of maintaining similar space complexity. We expect that our architecture can be efficiently used for various applications, which demand high-speed computation, based on arithmetic operations.

## 6 ACKNOWLEDGMENT

This research was supported by Basic Science Research Program through the National Research Foundation of Korea(NRF) funded by the Ministry of Education, Science and Technology (2011-0014977).

## **7 REFERENCES**

- W. W. Peterson, and E. J. Weldon, Error-Correcting Codes, MIT Press, Cambridge (1972).
- 2. R. E. Blahut. Theory and Practice of Error Control Codes, Addison-Wesley, Reading (1983).
- 3. W. Diffie and M. E. Hellman, "New directions in cryptography," IEEE Transactions on Information Theory, vol. 22, no. 6, pp. 644-654 (1976).
- 4. B. Schneier, Applied Cryptography, John Wiley & Sons press, 2nd edition (1996).

- 5. P. Montgomery, "Modular Multiplication without Trial Division," Mathematics of Computation, vol. 44, no. 170, pp. 519–521 (1985).
- C. Koc and T. Acar, "Montgomery Multiplication in GF(2<sup>k</sup>)," Designs, Codes and Cryptography, vol. 14, no. 1, pp. 57–69 (1998).
- H. Wu, "Montgomery Multiplier and Squarer for a Class of Finite Fields," IEEE Trans. Computers, vol. 51, no. 5, pp. 521-529 (2002).
- C. Y. Lee, J. S. Horng, I. C. Jou and E. H. Lu, "Low-Complexity Bit-Parallel Systolic Montgomery Multipliers for Special Classes of GF(2<sup>m</sup>)," IEEE Transactions on Computers, vol. 54, no. 9, pp. 1061–1070 (2005).
- C. W. Chiou, C. Y. Lee, A. W. Deng and J. M. Lin, "Concurrent Error Detection in Montgomery Multiplication over GF(2<sup>m</sup>)," IEICE Trans. Fundamentals of Electronics, Communications and Computer Sciences, vol. E89-A, no. 2, pp. 566-574, 2006.
- A. Hariri and A. Reyhani-Masoleh, "Bit-Serial and Bit-Parallel Montgomery Multiplication and Squaring over GF(2<sup>m</sup>)," IEEE Trans. Computers, vol. 58, no. 10, pp. 1332-1345 (2009).
- A. Hariri and A. Reyhani-Masoleh, "Concurrent Error Detection in Montgomery Multiplication over Binary Extension Fields," IEEE Trans. Computers, vol. 60, no. 9, pp. 1341-1353 (2011).
- C. W. Chiou, "Concurrent Error Detection in Array Multipliers for GF(2<sup>m</sup>) Fields," IEE Electronics Letters, vol. 38, no. 14, pp. 688– 689 (2002).
- C. Y. Lee, C. W. Chiou, and J. M. Lin, "Concurrent Error Detection in a Polynomial Basis Multiplier over GF(2<sup>m</sup>)," J. Electronic Testing: Theory and Applications, vol. 22, no. 2, pp. 143-150 (2006).
- S. Bayat-Sarmadi and M.A. Hasan, "Concurrent Error Detection in Finite Field Arithmetic Operations Using Pipelined and Systolic Architectures," IEEE Trans. Computers, vol. 58, no. 11, pp. 1553-1567 (2009).
- 15. W. T. Huang, C. H. Chang, C. W. Chiou and F. H. Chou, "Concurrent error detection and correction in a polynomial basis multiplier over GF(2<sup>m</sup>)," IET Information Security, vol. 4, no. 3, pp. 111-124 (2010).

- 16. R. Lidl and H. Niederreiter, Introduction to Finite Fields and Their Applications, Cambridge Univ. Press (1986).
- J. C. Jeon and K. Y. Yoo, "Montgomery exponent architecture based on programmable cellular automata," Mathematics and Computers in Simulation, vol. 79, pp. 1189-1196 (2008).
- N. Weste, K. Eshraghian, Principles of CMOS VLSI design: a system perspective, Addison-Wesley, Reading, MA (1985).
- 19. STMicroelectronics, Available at http://www.st.com/