# **Implementation of Mux Based Encoder for Time**

# **To digital Converters Architecture**

P.Latha<sup>1</sup>, Dr. R. Sivakumar<sup>2</sup>, I.P.Pavithra<sup>3</sup>

Associate Professor<sup>1</sup>, Professor and Head<sup>2</sup>, Student, Department<sup>3</sup> Of ECE, RMK Engineering College, Chennai ,India.

# Abstract:

A Time to digital converter is a device for recognizing events and providing a digital representation of the time they occurred. It is a device commonly used to measure a time interval and convert it into digital (binary) output. A Time-to-digital converter (TDC) is similar to an analog-to-digital converter (ADC), except that, instead of quantizing voltage or current, the TDC quantizes time intervals between two rising edges. It is originally developed for nuclear experiments to locate single-shot events, the TDC is now being used in many applications such as laser range finders, space science instruments, physical instruments, phase meters, high energy particle detectors, and measurement devices. Our proposed work is to implement mux based encoder for TIME TO DIGITAL CONVERTER (TDC) with bubble error correction using Xilinx software.

Keywords-- Time to digital converter (TDC), Bubble error correction circuit (BEC), Ring oscillator (RO).

#### I. INTRODUCTION

A Time-to-digital converter (TDC) is similar to an analog-todigital converter (ADC), except that, instead of quantizing voltage or current, the TDC quantizes time intervals between two rising edges. It is originally developed for nuclear experiments to locate single-shot events, the TDC is now being used in many applications such as laser range finders, space science instruments, physical instruments, phase meters, high energy particle detectors, and digital storage oscilloscopes and measurement devices. Recently, it has been employed to measure phase in all-digital phase-locked loops (PLLs). Precise measurements of time interval are performed with the use of various methods in both the analog and digital domains. The digital methods become dominant due to ease of implementation in integrated circuits, shorter conversion time, and higher immunity to external disturbances. First, the physical quantity is converted to a time signal and then digitized by a time-to digital converter (TDC) to get the corresponding digital output. TDC architectures suffer from various errors such as quantization error, nonlinearity error, offset error, threshold error, bubble error etc. Error correction techniques can be implemented for better performance of time to digital converter. Time-to-digital converters (TDCs) have been widely used as a fundamental circuit block in all-digital phase-locked-loops (ADPLLs). Since TDC is an analog-todigital converter (ADC) that receives input in the time domain and converts it to digital domain. The TDC used here is of flash type architecture



Figure 1: TDC in All-Digital Phase- Locked Loop Modern VLSI technology is mainly driven by digital circuits. The reasons for this are the many advantages of digital compared to analog circuits: Atomic digital functions can be realized by very small and simple circuits. This results in a compact and cheap implementation of elementary logic functions and enables complex and flexible signal processing systems. A comparable complexity was not feasible with an analog implementation due to area and power consumption but also due to variability and signal integrity. Flexible means reconfigurable, adjustable or even programmable. Data can be stored easily in digital systems without any loss of information. The design of digital circuits is highly automated resulting in high design efficiency and productivity. However, the main advantage of digital signal processing is the inherent robustness of digital signals against any disturbances, i.e. noise and coupling, as well as the inherent robustness of digital circuits against process variations. It is true that these are critical issues especially for large chips fabricated in ultra deep sub-micron technologies. But compared to analog realizations digital solutions are still by far more robust.

processing of the clock signal.

#### II. BASIC THEORY OF TIME-TO-DIGITAL CONVERTERS:

The basic idea of time-to-digital converters (TDC) is to measure time difference with delay elements and to generates the digital words with respect to time difference. The concept of TDC is to sample the outputs of all delay elements at the same time. The basic operation of a TDC by discussing the shape of a TDC input and output characteristic will be explained.



Figure 2 : Principle of counter based TDC

The strategy to provide TDCs as generic mixed-signal building blocks for various applications raises questions about the suitability in ultimately scaled CMOS technologies. Obviously this does not hold for any analog TDC which converts time domain information first into the analog and then to the digital domain. Such TDCs consist mainly of an ADC so have all the impairments of analog circuits in deep sub-micron technologies. The advantages of the time domain can be exploited only if there is no analog conversion step in the timeto- digital conversion. Only if the TDC is clearly dominated by digital circuitry the scaling and robustness arguments hold. The simplest technique to quantize a time interval is to count the cycles of a reference clock fitting into the respective measurement interval. As shown in Figure 2, the measurement interval defined by the lead and lag signal is completely asynchronous to the reference clock signal. This causes a

measurement error ÄTlead at the beginning and ÄT lag at the end of the time interval. The measurement interval ÄT can be expressed as

$$\begin{split} \ddot{A}T=N\times TCP+(TCP\ddot{A}Tlag)-(TCP\ddot{A}Tlead)\\ &=N\times TCP+aT \qquad \dots(1)\\ \ddot{A}Tlead \in [0;TCP]\\ \ddot{A}Tlag \in [0;TCP]\\ aT=\ddot{A}Tlead-\ddot{A}Tlag \in [TCP;TCP] \dots(2) \end{split}$$

Where N is the counter value and TCP the reference clock period.  $\ddot{A}T$  lead and  $\ddot{A}T$  lag are the time intervals between the start and stop signal, respectively, and the next rising edge of the clock signal. The quantization error of the  $\ddot{A}T$  measurement is –TCP and +TCP is limited to twice the period of the clock signal. The measurement accuracy can be increased by a higher clock frequency, however, the higher clock frequency the higher power consumption for the generation and the

## **III . BUBBLE ERROR CORRECTION FOR TIME TO**

#### **DIGITAL CONVERTERS**

As a result of development of storage system, optical communication, and ultra-wideband communication, the demand for high-speed analog to digital converter (ADC) [1] has being increased. Among different ADC architectures, flash ADC offers the highest sampling rate with low resolution. Until now, flash ADC is the only architecture satisfying the high sampling rate requirement of those areas. ADC is a mixed signal device that converts analog signal to digital. Performance of ADC is affected due to some invalid transitions in the input thermometer code known as Bubble error - there are one or some logical 1 above sequence of logical 0 in the thermometer code . Bubble error can also affect the output of TDC. Different source of bubble error are meta stability error, device mismatch offset voltage, clock jitter, cross talk, uncertainty in sampling instant etc. Thermometer to binary encoder is vital component of time to digital converter (TDC). Bubble error can also appear in the thermometer code, which is output of TDC. To improve the performance of TDC, three methods that encode thermometer code to binary code is implemented. Wallace tree encoder, fat-tree method, and MUX-based method. By implementing we can eliminate first, second and third order bubble error in the thermometer code.

#### **MUX-BASED ENCODER :**

MUX-based TM2B encoder has many advantages such as low power consumption, low circuit complexity, etc [2],[3]. In previous researches, however BEC circuit remove first-order bubble error only, but the proposed circuit removed bubble error up to third order.



Figure 3 : Proposed MUX-based TM2B Encoder with BEC sub circuit.

In this research, we propose a MUX-based TM2B encoder that can correct bubble error up to third-order. The structure of our

#### International Journal of Engineering and Techniques - Volume 4 Issue 3, May 2018

proposed circuit is shown in figure 3. A new sub-circuit is added before the MUX-based encoding sub circuit. The new circuit remove bubble error in the thermometer code.

The circuit is implemented using simple 2-input OR gates. As shown in the figure 4, a circuit with 2n - 1 inputs requires 2n - 2 2-intput OR gates.



Figure 4 : A 7-to-3 MUX-based TM2B Encoder for first order BEC

The proposed BEC circuit can correct single bubble error, i.e. only one input is invalid between two valid inputs. If there are more than one bubble errors, the output of proposed circuit are still incorrect. This circuit clear only first order bubble error in the input thermometer code. If the order of error increases then output of this circuit remains incorrect. Previous research proposed first order BEC circuit for multiplexer based encoder. For first-order bubble error, BEC circuit implement by 2-input OR gate and for second/third-order bubble error, BEC circuit implement by 3-input OR gate. Here we propose a circuit which can eliminate up to-third-order bubble error correction scheme for the same. The circuit is implemented by using simple BUFFER and OR gates



Figure 5 : A 7-to-3 MUX-based TM2Bencoder for third order BEC.

Table I illustrates output of proposed scheme. Column T1, T2 & T3 shows input thermometer code with first order, second order & third order bubble error respectively.

| Input thermometer code<br>With bubble error |    |    | Output of proposed Scheme<br>(corrected thermometer code) |    |    |  |  |
|---------------------------------------------|----|----|-----------------------------------------------------------|----|----|--|--|
| T1                                          | T2 | T3 | T1                                                        | T2 | T3 |  |  |
| 0                                           | 0  | 0  | 0                                                         | 0  | 0  |  |  |
| 0                                           | 0  | 1  | 0                                                         | 0  | 1  |  |  |
| 0                                           | 1  | 0  | 0                                                         | 1  | 1  |  |  |
| 1                                           | 0  | 0  | 1                                                         | 1  | 1  |  |  |
| 0                                           | 0  | 0  | 1                                                         | 1  | 1  |  |  |
| 1                                           | 1  | 1  | 1                                                         | 1  | 1  |  |  |
| 1                                           | 1  | 1  | 1                                                         | 1  | 1  |  |  |

#### TABLE I : OUTPUT OF PROPOSED SCHEME

It can be observed from the table that proposed circuit can correct error in the code up to third-order. Then by implementing the MUX based encoder we can convert the thermometer code to binary code.

Mux-based TM2B encoder converts thermometer code to binary code directly as shown in figure 6.



Figure 6: A 7-to-3 MUX-based TM2B Encoder

Simple algorithm behind MUX based decoder is presented here [3]. The multiplexer-based encoder can be found by observing that the most significant bit (MSB) of the encoder output is equal to the middle digit in the thermometer code. The MSB-1 bit is found from the chosen scale in the same way as MSB was found. We select lower half if the 2N-1 (middle digit) is zero, otherwise the upper half. This is continued recursively until all output bits are found. The algorithm is illustrated by the figure5.

The regular structure of multiplexer based encoder can be easily expanded for higher resolution bits. CMOS logic circuit uses particularly pmos and nmos which passes strong 1 and strong 0 respectively and also degraded zero's and ones's in their respective cases of pmos and nmos so to remove degraded output the nmos and pmos are combined together for strong output level. The CMOS transmission gate consists of two MOSFETs, one n-channel responsible for correct transmission of logic zeros, and one p-channel, responsible for correct transmission for logic ones.

We implement 2:1 mux by using CMOS Transmission gate as shown in figure 7.



Figure 7 :CMOS Transmission Gate.

CMOS Transmisson Gate has the advantage of being simple & fast, complex gates are implemented with the minimum no. of transistor ( the reduced parasitic capacitance results in fast circuits) and better noise margin.

The decoder has a hardware cost-: Total no. of Mux to be implemented for any N-bit Encoder is

$$T_{Mux-decoder} = T_{Mux} \sum_{k=1}^{N-1} 2^{N-k} - 1$$
 .....(3)

Where (N=no. of bits)

The critical path in units of tMux is:

$$t_{cp-Max} = (N-1)t_{Max}$$

By the analysis of various types of encoders, MUX-based encoder has many advantages the proposed circuit requires

.....(4)

lesser number of transistors and consequently consumes less power, which makes the circuit superior to the existing models, no research proposes a Third-order bubble error correction (BEC) circuit. MUX-based encoder circuit complexity slightly rises for the proposed circuit in comparison to other types of BECC's, but this trade-off is acceptable for acquiring higher speed of operation.

#### IV . VERNIER TYPE RING BASED OSCILLATOR:

**1)Basic RO:** Unlike the delay-line-based TDCs in which pulses only propagate once per conversion, in RO-based TDCs, [4], [5],[6],[7], the delay line is configured in a ring format such that pulses can propagate inside the delay ring iteratively until the conversion is completed. Fig. 1 shows the concept of such a TDC. A free-running RO, consisting of an odd number of inverters, is used to generate multiple phases at a relative high frequency. The phase from the last stage is fed to a loop counter, which is enabled by the start signal and sequentially disabled by the stop signal. The loop counter records the total

iteration number in the RO during each conversion. The sampling logic, being triggered upon the arrival of both start and stop signals, records the status of each delay stage. The measured time interval *TM*, can be represented as

$$T_M = (SL_{Stop} - SL_{Start}) \times \tau + \frac{CNT_{LC}}{f_{RO}}$$
.....(5)

where SL Start and SL Stop are the outputs of the triggering logic at the arrival time of the start and stop signals, respectively,  $\hat{o}$  is the propagation delay of the delay cell, CNTLC is the output of the loop counter, and *f*RO is the oscillation frequency. Theoretically, RO-based TDCs have unlimited dynamic range, but this cannot be accomplished in practice due to the available number of bits of the loop counter and limitations in the counting rate. TDCs using RO topology usually have a time resolution limited by the propagation delay of the inverter. For example, the TDC in [80] implemented in the 90-nm CMOS technology had a resolution of 13.6 ps. Another disadvantage of a basic RO-based TDC is its high power consumption because the RO is working in free-running mode, e.g., 24 mW in [4].



Figure 8: Diagram of basic RO-based TDC.

**2)Vernier RO:** An alternative technique to obtain high resolution is to adopt the Vernier scheme. Fig. 5 shows the diagram of a Vernier RO TDC. The propagation delays of elements in the slow RO and the fast RO are  $\partial 1$  and  $\partial 2$ , respectively. With two ROs operating in the Vernier manner, the resolution is determined by the delay differences ( $\partial 1-\partial 2$ ). Setting  $\partial 1$  close to  $\partial 2$ , we can obtain arbitrarily fine resolution. A resolution of 3.2 ps was reported in [8]. The dynamic range of the Vernier RO-based TDC is determined by the number of delay stages in the RO and the total number of bits of the loop counter if one is deployed to record the circulation loop of the RO. However, the penalty for improved resolution is a degradation of the counting rate, which limits its applications

## International Journal of Engineering and Techniques - Volume 4 Issue 3, May 2018

required for large dynamic range or high speed. In addition, the nonlinearity worsens because more stages and circulations in the ROs are needed to perform one conversion. In addition, noise and jitter from both internal and external sources are accumulated and eventually result in worse linearity.



Figure 9 : Vernier RO topology.

### SIMULATION RESULT:

All the simulations have been performed using Xilinx ISE with Verilog design methodology. Simulation result shown in Figure 10(a), figure 10(b), figure 10(c), figure 10(d).



Figure 10(a)

| Messages                   |                       |            |             |              |           |                  |                    |
|----------------------------|-----------------------|------------|-------------|--------------|-----------|------------------|--------------------|
| Intel: 32/etarit           | Set                   |            |             |              |           | 1                |                    |
| in hydraith 🔸 🕹 🔸          |                       |            |             |              |           |                  |                    |
| Industry 🕹 🔶               | Sti                   |            | 1           |              |           |                  |                    |
| 📻 🍫 Artide Stefan          | 11                    | 11         |             |              |           |                  |                    |
| 🔶 /vtok.32/oz              |                       |            |             |              |           |                  |                    |
| 🕳 🥠 Nobožhel               | 111                   | 111        |             |              |           |                  |                    |
| 🕣 🧇 (vtdc32/se2            | 000                   | 000        |             |              |           |                  |                    |
| 🛨 🤣 Middazhud              | 111                   | 111        |             |              |           |                  |                    |
| 💻 🍫 Makatake4              | i. <b>1</b> .1        | 111        |             |              |           |                  |                    |
| => prodesty                | 11105                 | 000 10     | 11131       | 01000        | 111101    | 00010            | (11101)            |
| 🛨 🍫 /vide32/count          | S20000000000000000000 | 000        | 1000000     | 00000        | ່ງບົດດູດທ | 0000             | 0000000            |
| i Areksza                  |                       |            | )           |              | 1         |                  |                    |
| statusziv 💠                |                       |            |             |              |           |                  |                    |
| 💻 🤣 frisk Stifw            | 3101010101010101      | <u>101</u> | jo10        | <u>, i01</u> | 1010      | <u>i01</u>       | 010)               |
| 😐 🥎 /vtdc32/wi             | JEDITION DEDICH       | 101        | 016         | 1831         | 0.10      | 1.001            | (min <sup></sup> ) |
| . <b>≖⊢^&gt;</b> /vtsk32/t | ATTEND RUD RUD RUD    | .101       | <u>a.u.</u> | <u>1101</u>  | 1010      | <u>) ((() ()</u> | <u>(010</u> )      |
| 🔧 /vt.k32/i                | SbC                   |            | L           |              | 1 2       |                  |                    |
|                            |                       |            |             |              |           |                  |                    |
|                            |                       |            |             |              |           |                  |                    |

Figure 10(b)



Figure 10(c)



Figure 10(d)

# POWER ANALYZER RESULT FOR VERNIER RO:



### **CONCLUSION:**

The proposed work present Time-to-digital converters using buffers and inverters implemented in Xilinx 12.4 software. Analysis of Vernier type ring oscillator TDC has performed. The output of TDC is thermometer code which can be get affected by bubble error. Hence bubble error correction for thermometer code up to third order is effectively implemented by mux-based encoder circuit. Whereas existing approaches deal with first/second-order bubble errors only, and failed with higher order of bubble errors. The simulation results illustrate that the proposed circuit requires lesser number of transistors and consequently consumes less power, which makes the circuit superior to the existing models. The simulation results gives increased dynamic range in Vernier type ring based oscillator circuit.

#### ACKNOWLEDGEMENT

The authors are grateful to the lab facility at Electronics and Communication Engineering department of RMK Engineering college, Chennai which provided excellent support to finish the work successfully.

#### REFERENCES

[1] Agrawal.N, Paily.N.(2008), "An Improved ROM Architecture for Bubble Error Suppression in High Speed Flash ADCs', *in Proc. Of AISPC*, pp. 1-5".

[2] N.Agrawal, R. Paily, "An Improved Rom architecture for Bubble Error suppression in high speed Flash ADCs", in proc. Of AISPC 2008, PP.1-5, 2008.

[3] Bui van hieu, Seunghwan choi, Jongkug seon, Youngcheol oh, Chongdae park, Jaehyoun park, Hyunwook kim, taikyeong jeong, "A new approach to thermometer to binary encoder of flashADCs- Bubble error detection circuit", Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium ,7-10 .2011, page no.1 – 4, ISSN: 1548- 3746.

[4] I. Nissinen, A. Mäntyniemi, and J. Kostamovaara, "A CMOS time-todigital converter based on a ring oscillator for a laser radar," in *Proc. 29th ESSCIRC*, 2003, pp. 469–472.

[5] I. Nissinen and J. Kostamovaara, "On-chip voltage reference-based time-to-digital converter for pulsed time-of-flight laser radar measurements,"*IEEE Trans. Instrum. Meas.*, vol. 58, no. 6, pp. 1938–1948, Jun. 2009.

[6] K.-C. Choi, S.-W. Lee, B.-C. Lee, and W.-Y. Choi, "A time-to-digital converter based on a multiphase reference clock and a binary counter with a novel sampling error corrector," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 59, no. 3, pp. 143–147, Mar. 2012.

[7] W. Liu, W. Li, P. Ren, C. Lin, S. Zhang, and Y. Wang, "A PVT tolerant 10 to 500 MHz all-digital phase-locked loop with coupled TDC and DCO," *IEEE J. Solid-State Circuits*, vol. 45, no. 2, pp. 314–321, Feb. 2010.

[8] P. Lu, A. Liscidini, and P. Andreani, "A 3.6 mW, 90 nm CMOS gated-Vernier time-to-digital converter with an equivalent resolution of 3.2 ps," *IEEE J. Solid-State Circuits*, vol. 47, no. 7, pp. 1626–1635, Jul. 2012.

[9] Amer Samarah, Student Member, IEEE, and Anthony Chan Carusone, Senior Member, IEEE,(2013) "A Digital Phase-Locked Loop With Calibrated Coarse and Stochastic Fine TDC",IEEE journal of solid-state circuits, vol. 48, no. 8

[10] Guansheng Li, Yahya, M. Tousi, Student Member, IEEE, ArjangHassibi, Member,IEEE, and EhsanAfshari, Member, IEEE,(2009)"Delay-Line-Based Analog-to-Digital Converters",IEEE transactions on circuits and systemsii: express briefs, vol. 56, no. 6.

[11] Jianjun Yu, Student Member, IEEE, Fa Foster Dai, Fellow, IEEE, and Richard C. Jaeger, Life Fellow, IEEE,(2010) "A 12-Bit Vernier Ring Time-to-Digital Converter in 0.13 m CMOS Technology", IEEE journal of solid-state circuits, vol. 45, no. 4.

[12]JussiPekkaJansson,AnttiMäntyniemi,anJuhaKostamovaara, Member, IEEE,(2006)"A CMOS Time-to-Digital Converter With Better Than 10 ps Single-Shot Precision", IEEE journal of solid-state circuits, vol. 41, no. 6[13] Lee.D, Yoo.J, Choi.K, Ghaznavi.J. (2002), "Fat Tree Encoder Design for Ultra-high Speed Flash A/D Converters', *in Proc. Of MWSCAS*", vol. 2, pp. II-87 - II-90.

[13] Moon Seok Kim, Yong-Bin Kim and Kyung-Ki Kim, (2012) "All Digital Phased Locked Loop with Local Passive Interpolation Time- to-Digital Converter Based on a Tristate Inverter", IEEE journal of solid-state circuits, vol. 45. [14] Ping Lu, Member, IEEE, Antonio Liscidini, Member,

IEEE, and PietroAndreani,Member, IEEE,(2012) "A 3.6 mW,

90 nm CMOS Gated-Vernier Time-to-Digital Converter With an Equivalent Resolution of 3.2 ps", IEEE journal of solid-state circuits, vol. 47, no. 7.

[15] PiotrDudek, Student Member, IEEE, Stanislaw Szczepan

'ski, and John, V. Hatfield,(2000) ."A High-Resolution CMOS Time-to-Digital Converter Utilizing a Vernier Delay Line"

IEEE transactions on solid-state circuits, vol. 35, no. 2.

[16]Robert BogdanStaszewski, SudheerVemulapalli, PrasantVallur, John Wallberg, and Poras T. Balsara,(2006) "1.3

V 20 ps Time-to-Digital Converter for Frequency Synthesis in

90-nm CMOS",IEEE transactions on circuits and systems—ii: express briefs, VOL. 53, NO. 3.

[17] Stephan Henzler, Member, IEEE, SiegmarKoeppe, Dominik Lorenz, Winfried Kamp, Ronald Kuenemund, and Doris Schmitt-Landsiedel,(2008) "A Local Passive Time Interpolation Concept for Variation-Tolerant High-Resolution Time-to-Digital Conversion", IEEE journal of solid-state circuits, vol. 43, no. 7.

[18]Takashi Tokairin, Mitsuji Okada, Member, IEEE, Masaki Kitsunezuka, Tadashi Maeda, Member, IEEE, and MuneoFukaishi, Member, IEEE,(2010) "A 2.1-to-2.8-GHz Low-Phase-Noise All-Digital Frequency Synthesizer With a Time-Windowed Time-to-Digital Converter", IEEE journal of solid-state circuits, vol. 45, no. 12.